71 lines
3.1 KiB
Plaintext
71 lines
3.1 KiB
Plaintext
--------------------------------------------------------------------------------
|
|
Release 14.7 Trace (nt64)
|
|
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
|
|
|
C:\Xilinx\14.7\ISE_DS\ISE\bin\nt64\unwrapped\trce.exe -intstyle ise -v 3 -s 2
|
|
-n 3 -fastpaths -xml textovhdl.twx textovhdl.ncd -o textovhdl.twr textovhdl.pcf
|
|
-ucf restricoes.ucf
|
|
|
|
Design file: textovhdl.ncd
|
|
Physical constraint file: textovhdl.pcf
|
|
Device,package,speed: xc6slx16,csg324,C,-2 (PRODUCTION 1.23 2013-10-13)
|
|
Report level: verbose report
|
|
|
|
Environment Variable Effect
|
|
-------------------- ------
|
|
NONE No environment variables were set
|
|
--------------------------------------------------------------------------------
|
|
|
|
INFO:Timing:2698 - No timing constraints found, doing default enumeration.
|
|
INFO:Timing:3412 - To improve timing, see the Timing Closure User Guide (UG612).
|
|
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
|
|
option. All paths that are not constrained will be reported in the
|
|
unconstrained paths section(s) of the report.
|
|
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
|
|
a 50 Ohm transmission line loading model. For the details of this model,
|
|
and for more information on accounting for different loading conditions,
|
|
please see the device datasheet.
|
|
|
|
|
|
|
|
Data Sheet report:
|
|
-----------------
|
|
All values displayed in nanoseconds (ns)
|
|
|
|
Clock CLK27MHz to Pad
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
|
|Max (slowest) clk| Process |Min (fastest) clk| Process | | Clock |
|
|
Destination | (edge) to PAD | Corner | (edge) to PAD | Corner |Internal Clock(s) | Phase |
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
|
GPIO<0> | 9.862(R)| SLOW | 4.202(R)| FAST |CLK27MHz_BUFGP | 0.000|
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
|
|
|
Clock to Setup on destination clock CLK27MHz
|
|
---------------+---------+---------+---------+---------+
|
|
| Src:Rise| Src:Fall| Src:Rise| Src:Fall|
|
|
Source Clock |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
|
|
---------------+---------+---------+---------+---------+
|
|
CLK27MHz | 3.584| | | |
|
|
---------------+---------+---------+---------+---------+
|
|
|
|
Clock to Setup on destination clock GPIO<4>
|
|
---------------+---------+---------+---------+---------+
|
|
| Src:Rise| Src:Fall| Src:Rise| Src:Fall|
|
|
Source Clock |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
|
|
---------------+---------+---------+---------+---------+
|
|
GPIO<4> | | | | 1.706|
|
|
---------------+---------+---------+---------+---------+
|
|
|
|
|
|
Analysis completed Fri Jun 10 13:05:32 2022
|
|
--------------------------------------------------------------------------------
|
|
|
|
Trace Settings:
|
|
-------------------------
|
|
Trace Settings
|
|
|
|
Peak Memory Usage: 221 MB
|
|
|
|
|
|
|