204 lines
10 KiB
Plaintext
204 lines
10 KiB
Plaintext
Release 14.7 par P.20131013 (nt64)
|
|
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
|
|
|
GABRIEL-E5400:: Wed Jun 01 13:02:33 2022
|
|
|
|
par -w -intstyle ise -ol high -mt off textovhdl_map.ncd textovhdl.ncd
|
|
textovhdl.pcf
|
|
|
|
|
|
Constraints file: textovhdl.pcf.
|
|
Loading device for application Rf_Device from file '6slx16.nph' in environment C:\Xilinx\14.7\ISE_DS\ISE\.
|
|
"textovhdl" is an NCD, version 3.2, device xc6slx16, package csg324, speed -2
|
|
|
|
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
|
|
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
|
|
|
|
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
|
|
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
|
|
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
|
|
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
|
|
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
|
|
|
Device speed data version: "PRODUCTION 1.23 2013-10-13".
|
|
|
|
|
|
|
|
Device Utilization Summary:
|
|
|
|
Slice Logic Utilization:
|
|
Number of Slice Registers: 89 out of 18,224 1%
|
|
Number used as Flip Flops: 89
|
|
Number used as Latches: 0
|
|
Number used as Latch-thrus: 0
|
|
Number used as AND/OR logics: 0
|
|
Number of Slice LUTs: 113 out of 9,112 1%
|
|
Number used as logic: 103 out of 9,112 1%
|
|
Number using O6 output only: 57
|
|
Number using O5 output only: 12
|
|
Number using O5 and O6: 34
|
|
Number used as ROM: 0
|
|
Number used as Memory: 0 out of 2,176 0%
|
|
Number used exclusively as route-thrus: 10
|
|
Number with same-slice register load: 8
|
|
Number with same-slice carry load: 2
|
|
Number with other load: 0
|
|
|
|
Slice Logic Distribution:
|
|
Number of occupied Slices: 34 out of 2,278 1%
|
|
Number of MUXCYs used: 44 out of 4,556 1%
|
|
Number of LUT Flip Flop pairs used: 116
|
|
Number with an unused Flip Flop: 40 out of 116 34%
|
|
Number with an unused LUT: 3 out of 116 2%
|
|
Number of fully used LUT-FF pairs: 73 out of 116 62%
|
|
Number of slice register sites lost
|
|
to control set restrictions: 0 out of 18,224 0%
|
|
|
|
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
|
one Flip Flop within a slice. A control set is a unique combination of
|
|
clock, reset, set, and enable signals for a registered element.
|
|
The Slice Logic Distribution report is not meaningful if the design is
|
|
over-mapped for a non-slice resource or if Placement fails.
|
|
|
|
IO Utilization:
|
|
Number of bonded IOBs: 21 out of 232 9%
|
|
Number of LOCed IOBs: 21 out of 21 100%
|
|
IOB Flip Flops: 3
|
|
|
|
Specific Feature Utilization:
|
|
Number of RAMB16BWERs: 0 out of 32 0%
|
|
Number of RAMB8BWERs: 0 out of 64 0%
|
|
Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%
|
|
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
|
|
Number of BUFG/BUFGMUXs: 3 out of 16 18%
|
|
Number used as BUFGs: 3
|
|
Number used as BUFGMUX: 0
|
|
Number of DCM/DCM_CLKGENs: 0 out of 4 0%
|
|
Number of ILOGIC2/ISERDES2s: 0 out of 248 0%
|
|
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 248 0%
|
|
Number of OLOGIC2/OSERDES2s: 3 out of 248 1%
|
|
Number used as OLOGIC2s: 3
|
|
Number used as OSERDES2s: 0
|
|
Number of BSCANs: 0 out of 4 0%
|
|
Number of BUFHs: 0 out of 128 0%
|
|
Number of BUFPLLs: 0 out of 8 0%
|
|
Number of BUFPLL_MCBs: 0 out of 4 0%
|
|
Number of DSP48A1s: 0 out of 32 0%
|
|
Number of ICAPs: 0 out of 1 0%
|
|
Number of MCBs: 0 out of 2 0%
|
|
Number of PCILOGICSEs: 0 out of 2 0%
|
|
Number of PLL_ADVs: 0 out of 2 0%
|
|
Number of PMVs: 0 out of 1 0%
|
|
Number of STARTUPs: 0 out of 1 0%
|
|
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
|
|
|
|
|
Overall effort level (-ol): High
|
|
Router effort level (-rl): High
|
|
|
|
Starting initial Timing Analysis. REAL time: 4 secs
|
|
Finished initial Timing Analysis. REAL time: 4 secs
|
|
|
|
WARNING:Par:288 - The signal BUT<0>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal BUT<1>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal BUT<2>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal BUT<3>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal GPIO<3>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal GPIO<5>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal GPIO<6>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal GPIO<7>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal DIPSW<0>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal DIPSW<1>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal DIPSW<2>_IBUF has no load. PAR will not attempt to route this signal.
|
|
WARNING:Par:288 - The signal DIPSW<3>_IBUF has no load. PAR will not attempt to route this signal.
|
|
Starting Router
|
|
|
|
|
|
Phase 1 : 476 unrouted; REAL time: 4 secs
|
|
|
|
Phase 2 : 400 unrouted; REAL time: 4 secs
|
|
|
|
Phase 3 : 50 unrouted; REAL time: 5 secs
|
|
|
|
Phase 4 : 50 unrouted; (Par is working to improve performance) REAL time: 5 secs
|
|
|
|
Updating file: textovhdl.ncd with current fully routed design.
|
|
|
|
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
|
|
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
|
|
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
|
|
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
|
|
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
|
|
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
|
Total REAL time to Router completion: 6 secs
|
|
Total CPU time to Router completion: 6 secs
|
|
|
|
Partition Implementation Status
|
|
-------------------------------
|
|
|
|
No Partitions were found in this design.
|
|
|
|
-------------------------------
|
|
|
|
Generating "PAR" statistics.
|
|
INFO:Par:459 - The Clock Report is not displayed in the non timing-driven mode.
|
|
Timing Score: 0 (Setup: 0, Hold: 0)
|
|
|
|
Asterisk (*) preceding a constraint indicates it was not met.
|
|
This may be due to a setup or hold violation.
|
|
|
|
----------------------------------------------------------------------------------------------------------
|
|
Constraint | Check | Worst Case | Best Case | Timing | Timing
|
|
| | Slack | Achievable | Errors | Score
|
|
----------------------------------------------------------------------------------------------------------
|
|
Autotimespec constraint for clock net con | SETUP | N/A| 3.303ns| N/A| 0
|
|
t100k<8> | HOLD | 0.428ns| | 0| 0
|
|
----------------------------------------------------------------------------------------------------------
|
|
Autotimespec constraint for clock net CLK | SETUP | N/A| 3.282ns| N/A| 0
|
|
27MHz_BUFGP | HOLD | 0.530ns| | 0| 0
|
|
----------------------------------------------------------------------------------------------------------
|
|
Autotimespec constraint for clock net GPI | SETUP | N/A| 1.632ns| N/A| 0
|
|
O_4_IBUF_BUFG | HOLD | 0.546ns| | 0| 0
|
|
----------------------------------------------------------------------------------------------------------
|
|
Autotimespec constraint for clock net con | SETUP | N/A| 2.364ns| N/A| 0
|
|
taux_5_BUFG | HOLD | 0.464ns| | 0| 0
|
|
----------------------------------------------------------------------------------------------------------
|
|
|
|
|
|
All constraints were met.
|
|
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
|
|
constraint is not analyzed due to the following: No paths covered by this
|
|
constraint; Other constraints intersect with this constraint; or This
|
|
constraint was disabled by a Path Tracing Control. Please run the Timespec
|
|
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
|
|
|
|
|
|
Generating Pad Report.
|
|
|
|
All signals are completely routed.
|
|
|
|
WARNING:Par:283 - There are 12 loadless signals in this design. This design will cause Bitgen to issue DRC warnings.
|
|
|
|
Total REAL time to PAR completion: 6 secs
|
|
Total CPU time to PAR completion: 6 secs
|
|
|
|
Peak Memory Usage: 315 MB
|
|
|
|
Placer: Placement generated during map.
|
|
Routing: Completed - No errors found.
|
|
|
|
Number of error messages: 0
|
|
Number of warning messages: 14
|
|
Number of info messages: 2
|
|
|
|
Writing design to file textovhdl.ncd
|
|
|
|
|
|
|
|
PAR done!
|