textovhdl Project Status (06/10/2022 - 13:05:52)
Project File: Aula20220603.xise Parser Errors: No Errors
Module Name: textovhdl Implementation State: Programming File Generated
Target Device: xc6slx16-2csg324
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
42 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
X 1 Failing Constraint
Environment: System Settings
  • Final Timing Score:
33  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 225 18,224 1%  
    Number used as Flip Flops 225      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 218 9,112 2%  
    Number used as logic 192 9,112 2%  
        Number using O6 output only 94      
        Number using O5 output only 13      
        Number using O5 and O6 85      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 26      
        Number with same-slice register load 24      
        Number with same-slice carry load 2      
        Number with other load 0      
Number of occupied Slices 70 2,278 3%  
Number of MUXCYs used 68 4,556 1%  
Number of LUT Flip Flop pairs used 235      
    Number with an unused Flip Flop 62 235 26%  
    Number with an unused LUT 17 235 7%  
    Number of fully used LUT-FF pairs 156 235 66%  
    Number of unique control sets 17      
    Number of slice register sites lost
        to control set restrictions
55 18,224 1%  
Number of bonded IOBs 21 232 9%  
    Number of LOCed IOBs 21 21 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 6 16 37%  
    Number used as BUFGs 6      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.74      
 
Performance Summary [-]
Final Timing Score: 33 (Setup: 33, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: X 1 Failing Constraint    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentFri Jun 10 13:04:23 2022026 Warnings (0 new)5 Infos (0 new)
Translation ReportCurrentFri Jun 10 13:05:04 202203 Warnings (0 new)0
Map ReportCurrentFri Jun 10 13:05:15 202201 Warning (0 new)8 Infos (0 new)
Place and Route ReportCurrentFri Jun 10 13:05:26 2022012 Warnings (0 new)3 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentFri Jun 10 13:05:32 2022004 Infos (0 new)
Bitgen ReportCurrentFri Jun 10 13:05:50 2022000
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentFri Jun 10 13:05:50 2022
WebTalk Log FileCurrentFri Jun 10 13:05:52 2022

Date Generated: 06/10/2022 - 13:05:52