textovhdl Project Status (06/01/2022 - 13:06:43)
Project File: Aula20220601.xise Parser Errors: No Errors
Module Name: textovhdl Implementation State: Programming File Generated
Target Device: xc6slx16-2csg324
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
95 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 90 18,224 1%  
    Number used as Flip Flops 90      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 113 9,112 1%  
    Number used as logic 103 9,112 1%  
        Number using O6 output only 56      
        Number using O5 output only 12      
        Number using O5 and O6 35      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 10      
        Number with same-slice register load 8      
        Number with same-slice carry load 2      
        Number with other load 0      
Number of occupied Slices 36 2,278 1%  
Number of MUXCYs used 44 4,556 1%  
Number of LUT Flip Flop pairs used 117      
    Number with an unused Flip Flop 40 117 34%  
    Number with an unused LUT 4 117 3%  
    Number of fully used LUT-FF pairs 73 117 62%  
    Number of unique control sets 9      
    Number of slice register sites lost
        to control set restrictions
30 18,224 1%  
Number of bonded IOBs 21 232 9%  
    Number of LOCed IOBs 21 21 100%  
    IOB Flip Flops 4      
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 3 16 18%  
    Number used as BUFGs 3      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 4 248 1%  
    Number used as OLOGIC2s 4      
    Number used as OSERDES2s 0      
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.67      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentWed Jun 1 13:05:45 2022076 Warnings (0 new)3 Infos (0 new)
Translation ReportCurrentWed Jun 1 13:05:57 202204 Warnings (0 new)0
Map ReportCurrentWed Jun 1 13:06:07 202201 Warning (0 new)8 Infos (0 new)
Place and Route ReportCurrentWed Jun 1 13:06:17 2022014 Warnings (0 new)3 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentWed Jun 1 13:06:23 2022004 Infos (0 new)
Bitgen ReportCurrentWed Jun 1 13:06:40 2022000
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentWed Jun 1 13:06:41 2022
WebTalk Log FileCurrentWed Jun 1 13:06:42 2022

Date Generated: 06/01/2022 - 13:06:43